|
* |
A |
B |
C |
D |
E |
F |
G |
H |
I |
J |
K |
L |
M |
N |
O |
P |
Q |
R |
S |
T |
U |
V |
W |
X |
Y |
Z |
? |
Code | Mnemonic | Description |
D0 /3 | RCR r/m8, 1 | Rotate 9 bits (CF, r/m8) right once |
D2 /3 | RCR r/m8, CL | Rotate 9 bits (CF, r/m8) right CL times |
C0 /3 ib | RCR r/m8, imm8 | Rotate 9 bits (CF, r/m8) right imm8 times |
D1 /3 | RCR r/m16, 1 | Rotate 17 bits (CF, r/m16) right once |
D3 /3 | RCR r/m16, CL | Rotate 17 bits (CF, r/m16) right CL times |
C1 /3 ib | RCR r/m16, imm8 | Rotate 17 bits (CF, r/m16) right imm8 times |
D1 /3 | RCR r/m32, 1 | Rotate 33 bits (CF, r/m32) right once |
D3 /3 | RCR r/m32, CL | Rotate 33 bits (CF, r/m32) right CL times |
C1 /3 ib | RCR r/m32, imm8 | Rotate 33 bits (CF, r/m32) right imm8 times |
Operands | Bytes | Clocks | |
reg, 1 | 2 | 1 | PU |
mem, 1 | 2 + d(0, 2) | 3 | PU |
reg, cl | 2 | 7-24 | NP |
mem, cl | 2 + d(0, 2) | 9-26 | NP |
reg, imm | 3 | 8-25 | NP |
mem, imm | 3 + d(0, 2) | 10-27 | NP |
ID | unaffected | DF | unaffected |
VIP | unaffected | IF | unaffected |
VIF | unaffected | TF | unaffected |
AC | unaffected | SF | unaffected |
VM | unaffected | ZF | unaffected |
RF | unaffected | AF | unaffected |
NT | unaffected | PF | unaffected |
IOPL | unaffected | CF | contains the value of the bit shifted into it |
OF | affected only for single-bit rotates (see "Description" above); it is undefined for multi-bit rotates |